# Performance Limits of the Self-Aligned Nanowire Top-Gated MoS<sub>2</sub> Transistors

Zhenyu Yang, Xingqiang Liu, Xuming Zou, Jingli Wang, Chao Ma, Changzhong Jiang, Johnny C. Ho, Caofeng Pan, Xiangheng Xiao,\* Jie Xiong,\* and Lei Liao\*

In order to realize the promising potential of MoS<sub>2</sub> as the alternative channel material, it is essential to achieve high-performance top-gated MoS<sub>2</sub> fieldeffect transistors (FETs), especially since the back-gated counterparts cannot control the device individually. Although uniform high-k dielectric films, such as HfO2, can be obtained through the introduction of artificial nucleation sites on the MoS<sub>2</sub> channel to fabricate top-gated FETs, this would inevitably degrade their channel/dielectric interface quality, induce significant charged impurity scattering and lower carrier mobility. In this work, MoS<sub>2</sub> FETs are fabricated using a self-aligned nanowire top-gate, which can effectively reduce the charged impurity scattering on the surface of MoS<sub>2</sub>. Specifically, the fabricated short-channel devices exhibit impressive electrical performances, such as the high on/off current ratio, low interface trap density, and near-ideal subthreshold slope at room temperature. In addition, the short channel effect is systematically analyzed, which indicates that the phonon scattering can be the dominant scattering mechanism in the devices when the amount of charged impurities is effectively reduced with the self-aligned nanowire gate. All these provide an enhanced fabrication scheme to attain top-gated shortchannel devices with the optimized interface and potentially to explore their corresponding performance limits.

# 1. Introduction

 $MoS_{2,}$  as a 2D layered material, has attracted the most attention in the family of transition metal dichalcogenides (TMDs) due to its desirable properties for numerous electronic and optoelectronic applications.<sup>[1–10]</sup> As compared with the zero bandgap of

Dr. Z. Yang, Dr. X. Zou, Dr. J. Wang, Prof. C. Jiang, Prof. X. Xiao, Prof. L. Liao Department of Physics and Key Laboratory of Artificial Micro- and Nano-structures of Ministry of Education Wuhan University Wuhan 430072, China E-mail: xxh@whu.edu.cn; liaolei@whu.edu.cn Dr. X. Liu, Prof. C. Pan Beijing Institute of Nanoenergy and Nanosystems Chinese Academy of Sciences Beijing 100083, China Prof. C. Ma Hefei National Laboratory for Physical Sciences at the Microscale University of Science and Technology of China Hefei, Anhui 230026, China

## DOI: 10.1002/adfm.201602250

graphene, MoS<sub>2</sub> exhibits a large bandgap ranging from 1.3 to 1.8 eV, simply depending on its different flake thicknesses,<sup>[11,12]</sup> which can facilitate its utilization in logic devices with a high on/off current ratio.<sup>[13–15]</sup> In addition, MoS<sub>2</sub> has also demonstrated with many other excellent characteristics, including the higher theoretical phonon-limited mobility,<sup>[16]</sup> respectable thermal stability<sup>[13,17]</sup> as well as good compatibility to silicon complementary metal oxide semiconductor (CMOS) processes.<sup>[7,8]</sup> Undoubtedly, MoS<sub>2</sub> could be considered as one of the most promising alternative channel materials for future field-effect transistors (FETs), especially since it is impractical to modify graphene with a sufficient bandgap similar to other semiconductors.

To explore TMDs, such as MoS<sub>2</sub>, for the future electronic materials, there have been extensive amount of experimental and theoretical studies illustrated by many groups worldwide.<sup>[15,16,18,19]</sup> Among all the work, as back-gated transistors cannot con-

trol the individual operation of each  $MoS_2$  device, it is important to fabricate high-performance top-gated  $MoS_2$  FETs in order to enable their practical electronic applications in integrated logic circuits and others. However, this is always a well-known notorious challenge to obtain uniform thin-film dielectrics in the fabrication of top-gated  $MoS_2$  devices because of the lacking of

#### Prof. J. C. Ho Department of Physics and Materials Science City University of Hong Kong Tat Chee Avenue, Kowloon, Hong Kong, SAR, China Prof. J. Xiong State Key Laboratory of Electronic Thin Film and Integrated Devices University of Electronic Science and Technology of China Chengdu 610054, China E-mail: jiexiong@uestc.edu.cn





adequate dangling bonds on the surface of MoS<sub>2</sub> flakes.<sup>[13,20]</sup> If one would be able to deposit uniform high-k dielectric films on MoS<sub>2</sub> surface, sufficient nucleation sites must be artificially introduced onto the channel surface before or during the deposition. For example, one approach is known as the proper interface engineering by utilizing an ultrathin metal oxide (i.e.,  $Y_2O_3$ ) buffer layer, which can facilitate adequate nucleation sites, and then the subsequent uniform dielectric films can be deposited on the surface of MoS<sub>2</sub>.<sup>[18]</sup> Nevertheless, this buffer layer would inevitably reduce the capacitance of the obtained top-gate dielectrics, along with the introduction of charged impurities contributing to the increased interface trap density  $(D_{it})$  and the reduced carrier mobility ( $\mu$ ) of the MoS<sub>2</sub> channel. Another technique to attain uniform high-k dielectric films is the appropriate surface functionalization by using ozone or oxygen plasma pretreatment,<sup>[21,22]</sup> but this pretreatment would as well damage the surface of MoS<sub>2</sub>, deteriorating the performance of fabricated MoS<sub>2</sub> FETs. In any case, even though the short channel effect is another significant issue that limits the device performance of short-channel MoS<sub>2</sub> FETs, only few work is performed to evaluate these effects.<sup>[15,23-26]</sup> Further understanding on the short channel effect of MoS<sub>2</sub> FETs configured in the top-gate geometry is still lacking, and it remains an unresolved challenge at this moment.

In this work, we fabricate short-channel MoS<sub>2</sub> FETs with a self-aligned nanowire top-gate. Specifically, the GaN nanowire is directly transferred onto the surface of MoS<sub>2</sub> through a physical assembly process at room temperature as the gate.<sup>[27–29]</sup> As compared with the atomic layer deposition (ALD) deposition of high-*k* dielectrics on the MoS<sub>2</sub> surface, this nanowire transfer process can reduce the number of charged impurities there. Because the atomically thin channels are very sensitive to the quality of both channel surfaces/interfaces,<sup>[30,31]</sup> so benefiting from this enhanced interface, all our devices exhibit the impressive electrical performance, including the high on/off current ratio of >10<sup>8</sup>, minimal  $D_{it}$  down to 3.3 × 10<sup>11</sup> cm<sup>-2</sup> eV<sup>-1</sup> and near-ideal subthreshold slope (SS) of 69 mV dec<sup>-1</sup>. Moreover, a

detailed analysis has also been carried out to assess the performance degradation resulting from the associated short channel effect of these devices. The saturation velocity ( $v_{sat}$ ) of MoS<sub>2</sub> is found to be around  $1.4 \times 10^6$  cm s<sup>-1</sup> at room temperature while the relationship between the  $v_{sat}$  and the temperature in the short-channel device is evaluated and discussed thoroughly.

#### 2. Results and Discussion

Figure 1a-c displays the schematic fabrication process of a MoS<sub>2</sub> FET configured with a self-aligned GaN nanowire top-gate. The few-layer MoS<sub>2</sub> flakes are first mechanically exfoliated from the MoS<sub>2</sub> crystal using the scotch tape technology and then transferred onto Si/SiO2 (300 nm thick thermally grown oxide) substrates.<sup>[32,33]</sup> Here, the few-layer MoS<sub>2</sub> flakes are employed as the channel material because they can contribute to the higher current density and  $\mu$  as contrasted to the single-layer MoS<sub>2</sub> counterpart, and at the same time to avoid degradation in the current on/off ratio and SS during the transistor design.<sup>[11,15]</sup> Afterward, the GaN nanowire is transferred onto the top of MoS<sub>2</sub> through a physical dry transfer process (Figure 1a).<sup>[27-29]</sup> The source, drain, and gate electrode are then one-off patterned by electron-beam lithography (EBL) and the electrodes (15/50 nm Ni/Au) are deposited by the use of thermal evaporation (Figure 1b). A thin metal layer (4/4 nm Ni/Au) is subsequently deposited onto the MoS<sub>2</sub> channel surface after the second EBL, in which it can naturally generate the short-channel device with a self-aligned nanowire top-gate geometry (Figure 1c). The cross-sectional schematic illustration of the fabricated device is depicted in Figure 1d while the corresponding atomic force microscope (AFM) and scanning electron microscope images are shown in Figure 1e and Figure S1(Supporting Information), respectively. It is noted that the GaN nanowire presented in this study is grown in a rectangular shape (Figure 1f), which allows seamless contact between the MoS<sub>2</sub> channel and the nanowire-gate, ensuring



**Figure 1.** The fabrication process of the short-channel  $MOS_2$  FETs with a self-aligned nanowire top-gate. a) The placement of the GaN nanowire top-gate onto the  $MOS_2$  channel utilizing a self-aligned approach. b) The deposition of the source, drain, and gate electrodes. c) The deposition of a thin metal layer (4/4 nm Ni/Au) onto the channel of the  $MOS_2$ . d) The schematic diagram and e) its corresponding AFM image of the finished device. f) The AFM 3D-image of the GaN nanowire.

the excellent capacitive gate coupling for the enhanced device performance.<sup>[28]</sup> Because the GaN nanowire has a rectangular shape and a certain height so that the Ni/Au thin film will be split and discontinuous between the GaN nanowire and source/ drain electrodes (Figure S2, Supporting Information).

In general, the GaN nanowires can be synthesized with different diameters through chemical vapor deposition (CVD) (Figure S3, Supporting Information), which are utilized to fabricate the top-gated MoS<sub>2</sub> FETs with different channel lengths. Before the deposition of thin metal films (4/4 nm Ni/Au) onto the surface of MoS<sub>2</sub> (Figure 2a; Figure S4, Supporting Information), the current-voltage (I-V) characteristics of both the GaN nanowire and MoS<sub>2</sub> are assessed, respectively, to evaluate their fundamental properties (Figure 2b). It is obvious that the GaN nanowire exhibits an acceptable conductivity such that it can be employed as the gate electrode of MoS<sub>2</sub> FETs. Moreover, the characteristic curve of the GaN/MoS2 heterojunction is also measured in Figure 2c. The turn-on voltage is at around 3 V, indicating that there is a thin depletion region between the GaN nanowire and the MoS<sub>2</sub> channel. This is because the work function between them is different and the GaN nanowire synthesized by CVD is weak p-type in our work, which is similar to some other doping research,<sup>[34–37]</sup> as shown in Figure S5a (Supporting Information). The energy band diagram of GaN/MoS<sub>2</sub> heterojunction is also shown in Figure S5b (Supporting Information). The thin depletion region at the heterojunction can be used to restrain the charge leakage between GaN nanowire and MoS<sub>2</sub> channel, which is the equivalent of the Schottky barrier between metal and semiconductor in metal-semiconductor FETs (MESFET). This way, the GaN nanowire can be operated as an efficient top-gate of MoS2 MESFETs with the minimal leakage current (Figure S6, Supporting Information). Then, the transfer characteristics of a representative MoS<sub>2</sub> MESFET

before and after the deposition of thin metal films onto the MoS<sub>2</sub> channel are illustrated in Figure 2d. Although this device can be operated by tuning the nanowire top-gate bias and yielded a respectively high on-off current ratio, its output current is roughly one order of magnitude smaller than the one after the thin film deposition. This confirms that depositing the metal thin film onto the MoS2 channel can effectively reduce the access resistance;<sup>[27,28]</sup> therefore, these metal films would be deposited onto all the devices studied in this work in order to explore the performance limits of the short-channel FETs. At the same time, the gate capacitance value is another important and necessary parameter for studying the short channel effect as well as other device properties. Given the structure of our MoS<sub>2</sub> FETs, the gate capacitance can be acquired from the transfer characteristics varied with applying different bottom-gate voltage ( $V_{bg}$ ). As shown in Figure 2e, when the  $V_{\rm bg}$  increases, it is clear that the transfer curves would shift to the left toward the negative bias. Notably, the slope associated with the plot of turn-on voltage ( $V_{turn-on}$ ) as a function of  $V_{\rm bg}$  (Figure 2f) is exactly equal to the ratio between the backgate and top-gate capacitance ( $C_{bg}$  and  $C_{tg}$ ).<sup>[28,38]</sup> The  $C_{bg}$  can be further calculated using the equation of  $\varepsilon_0 \varepsilon_r/d$ , where  $\varepsilon_0$  is the vacuum permittivity,  $d_{\rm bg} = 300$  nm and  $\varepsilon_{\rm r} = 3.9$  for SiO<sub>2</sub>. In this case, utilizing the  $C_{\rm bg}$  of 11.5 nF cm<sup>-2</sup>, the  $C_{\rm tg}$  of our MoS<sub>2</sub> FETs is found to be about 300 nF cm<sup>-2</sup>.

As for a comparison, we also fabricate and measure a complete set of  $MoS_2$  FETs with different channel lengths, which is achieved by varying the diameter of the GaN nanowire top-gate. Although other nanowire materials can as well be used as the top-gate (Figure S7, Supporting Information), the device demonstrates the best performance by tuning the GaN nanowire top-gate bias. All these devices are evaluated in vacuum environment in order to minimize any ambient effect for a



**Figure 2.** a) The AFM image before the deposition of a thin metal layer. b) *I*–*V* characteristics of the GaN nanowire and MoS<sub>2</sub> flake, respectively. c) The typical characteristic curve of the GaN/MoS<sub>2</sub> heterojunction measured. d) The transfer curve before and after the deposition of a thin metal layer. e) The shift of the transfer curves with increasing  $V_{bg}$ . f) The variation of the turn-on voltage ( $V_{turn-on}$ ) at different  $V_{bg}$ .

1602250 (3 of 7)



consistent consideration. Among all the devices, transfer curves of the MoS<sub>2</sub> FET with the channel length of 230 nm are focused and measured at 0.01, 0.1, and 1 V, respectively, as depicted in Figure 3a. Given the shorter channel length than other reports, they display a remarkable switching behavior, such as the low off-state current (0.3 pA), high on/off current ratio (3  $\times$  10<sup>8</sup>) and excellent SS (69 mV dec<sup>-1</sup>) at  $V_{ds} = 1 \text{ V.}^{[15,18,21]}$  The corresponding output curves are also shown in Figure 3b with a top-gate voltage sweeping from -1 to 1.5 V. It is worth noticing that there is an obvious drain current saturation in the output curves. Combining with the nearly linear drain current variation in the small source/drain bias range, all these indicate the good ohmic contact between the source/drain electrodes and the MoS<sub>2</sub> channel.<sup>[18,21]</sup> On the other hand, when the device channel length is shortened to 90 nm, there is a significant performance degradation due to the short channel effect as illustrated in Figure 3c,d. The current on/off ratio drops to  $6 \times 10^5$ and the SS increases to 142 mV dec<sup>-1</sup> at  $V_{ds} = 1$  V. Meanwhile, the threshold voltage is shifted to the left toward the negative gate bias and the off-state current also increases substantially. All these would make the device less attractive for the practical utilization. Furthermore, a severe drain-induced barrier lowing (DIBL) is as well observed in Figure 3c. The DIBL is defined as the gate voltage shift ( $\Delta V_{\rm th}$ ) divided by the drain voltage variation ( $\Delta V_{\rm ds}$ ), where the  $\Delta V_{\rm th}$  is required for the fixed drain current density.<sup>[39-41]</sup> Hence, the DIBL effect can be calculated as the following

$$DIBL = -\frac{\Delta V_{th}}{\Delta V_{ds}} = -\frac{V_{th} \mid_{V_{ds2}} - V_{th} \mid_{V_{ds1}}}{V_{ds2} - V_{ds1}}$$
(1)



**Figure 3.** Transfer and output characteristics with different channel lengths. a) The transfer characteristics of a typical device with the 230 nm channel length at different drain voltages of 0.01, 0.1, 1 V. b) The corresponding output characteristics of the device with the 230 nm channel length. c) The transfer characteristics of a typical device with the 90 nm channel length at varied drain voltages of 0.01, 0.1, 1 V. d) The corresponding output characteristics of the device with the 90 nm channel length at varied drain voltages of 0.01, 0.1, 1 V. d) The corresponding output characteristics of the device with the 90 nm channel length.

In specific, the drain current density is fixed to  $10^{-2} \,\mu\text{A} \,\mu\text{m}^{-1}$ in all our devices for the  $\Delta V_{\text{th}}$  calculation. Then, the  $V_{\text{ds2}}$  and  $V_{ds1}$  are chosen as 1 and 0.1 V, respectively. Based on the formula (1), the DIBL is found to be 40.7 and 179 mV  $V^{-1}$  for devices with the channel length of 230 and 90 nm, accordingly. These DIBL values are much smaller than those previously reported,<sup>[15,24]</sup> which indicates that the short channel effects get suppressed in our MoS<sub>2</sub> FETs with a self-aligned nanowire topgate. Although the barrier height at the source end is fixed for the long-channel devices, when the channel length continues to scale down, an increase of the drain bias can further induce the barrier lowering at the source end so that this DIBL effect is inescapable. More importantly, the barrier lowering would lead to the injection of extra carriers into the channel from the source to drain.<sup>[42]</sup> As a result, the performance degradation would appear as depicted in Figure 4a-d, and it would be even more challenging to obtain high-performance short-channel devices.

Moreover, it is noted that the hysteresis of the transfer curves is fairly small from different sweeping directions (Figure 3a and Figure 3c), which can be attributed to the excellent interface quality between the self-aligned nanowire top-gate and the MoS<sub>2</sub> surface.<sup>[42,43]</sup> In order to evaluate the interface quality, we employ the parameter of  $D_{\rm it}$  based on the following equation<sup>[24,44,45]</sup>

$$\mathrm{ss}_{\mathrm{min}} = \frac{kT}{q} \ln\left(10\right) \left(1 + \frac{C_{\mathrm{dep}} + C_{\mathrm{it}}}{C_{\mathrm{ox}}}\right) \tag{2}$$

Here, *q* is the electron charge, *k* is Boltzmann's constant, *T* is the measurement temperature (300 K),  $C_{dep}$  is the depletion region capacitance,  $C_{ox}$  is the oxide capacitance of the top-gate, and  $C_{it}$  is the interface trap capacitance which can be defined as  $D_{it} = C_{it}/q^2$ . For ultrathin MoS<sub>2</sub> devices, it is assumed that the conducting channel is fully depleted, and



**Figure 4.** The changes of the device performance with decreasing channel length at  $V_{ds} = 1$  V. The statistical data include a) current on–off ratio, b) the DIBL effect, c) the SS, and d) the $v_{drift}$  and the  $\mu$ .

ADVANCED FUNCTIONAL MATERIALS

hence  $C_{dep}$  can be considered as zero. According to the value of the  $C_{tg}$  in our devices, the  $C_{ox}$  is estimated to be about 300 nF cm<sup>-2</sup>. Using Equation (2), the value of  $D_{it}$  can be extracted as  $3.1 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> for the device with 230 nm channel length, in which this  $D_{it}$  value is already about one order of magnitude smaller than those reported previously of directly depositing the uniform HfO<sub>2</sub> dielectrics onto the MoS<sub>2</sub> surface.<sup>[18,21]</sup> This points toward that an enhanced interface quality between the MoS<sub>2</sub> channel and the nanowire top-gate is obtained utilizing the current self-aligned nanowire assembly approach. This improvement is mainly due to the fact that it is not necessary for the self-aligned nanowire scheme to artificially introduce nucleation sites on MoS<sub>2</sub> as compared with the uniform HfO<sub>2</sub> deposition by ALD, in which those sites can be potentially contributed to the interface traps.

Apart from the discussion above, the drift velocity ( $v_{drift}$ ) of carriers has as well an important influence on the carrier transport of FETs.<sup>[15,28,42]</sup> The  $v_{drift}$  can be calculated by this equation<sup>[18,27,28]</sup>

$$v_{\rm drift} = \frac{L_{\rm gate}}{\tau_{\rm t}} = \frac{L_{\rm gate}g_{\rm m}}{C_{\rm tg}}$$
(3)

where  $\tau_t$  is the carrier transit time and it can be estimated by  $\tau_{\rm t} = C_{\rm tg}/g_{\rm m}$ ,<sup>[18,28]</sup> and  $g_{\rm m} = {\rm d}I_{\rm ds}/{\rm d}V_{\rm gs}$  represents the peak transconductance. Based on Equation (3), the  $v_{drift}$  of our devices is assessed and shown in Figure 4d with different channel lengths. Surprisingly, the  $v_{drift}$  is found to be nearly constant at  $1.4 \times 10^6$  cm s<sup>-1</sup>. According to the equation of  $v_{\text{drift}} = \mu E$ , at the low electric field, the  $\mu$  is roughly constant and the  $v_{\rm drift}$ should become larger with the reduction of the channel length because of the inverse proportional relationship between the electric field in the channel and the channel length. However, when the channel length is sufficiently short, the  $v_{drift}$  would approach the saturation,  $v_{sat}$ , and it would maintain a constant value there. At the high electric field, it leads to the decrement of  $\mu$  with scaling down the channel length.<sup>[15,26,42]</sup> In this case, the  $v_{\text{drift}}$  is consistent with the  $v_{\text{sat}}$  in our short-channel devices; therefore, the value of the  $v_{\rm sat}$  can be confirmed at about  $1.4 \times 10^{6}$  cm s<sup>-1</sup>, which is similar to the previous studies.<sup>[18,27,46]</sup> In order to verify the relationship between the  $v_{sat}$  and the  $\mu$  in our short-channel devices,  $\mu$  is extracted using the equation

$$\mu = \frac{1}{C_{\rm tg}} \frac{L}{W} \frac{g_{\rm m}}{V_{\rm ds}} \tag{4}$$

It is clear that  $\mu$  is decreased with the reducing channel length of our devices (Figure 4d). Based on the equation of  $v_{\text{drift}} = \mu E = \mu V_{\text{ds}}/L$ , the  $v_{\text{sat}}$  can as well be pull out from the slope of the plot between the  $\mu$  and the channel length at the high electric field. This way, the  $v_{\text{sat}}$  of  $1.3 \times 10^6$  cm s<sup>-1</sup> can be directly obtained from the slope in Figure 4d, which is consistent to the previously reported values within the range of error allowed. All these results demonstrate the validity of our findings regarding the device property changes with the scaled channel length.

To further shed light into the carrier transport of our shortchannel devices, as depicted in Figure 5a, the corresponding transfer characteristics are considered and evaluated with variable temperatures down to 77 K. As the hysteresis of the transfer curves is fairly small from different sweeping directions, results presented with the sweeping direction from the negative to positive voltages are included here. Figure 5b demonstrates that the SS and the turn-on voltage get improved with the decreasing temperature because of the Arrhenius relationship between the SS and the temperature such that  $SS_{min} \approx \ln(10)kT/q$ .<sup>[47]</sup> More importantly, the  $\mu$  and the  $v_{sat}$  are also found to be enhanced with the decreasing temperature as shown in Figure 5c. When the temperature is reduced to 77 K, the  $\mu$  and the  $v_{sat}$  would reach the values of 47.6 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and  $2.1 \times 10^{6}$  cm s<sup>-1</sup>, respectively, for the device with the channel length of 230 nm due to the vital roles of various scattering mechanisms, which affect the carrier transport here.<sup>[48]</sup> Among various mechanisms, the two most important scattering events are the phonon and impurity scattering. The phonon scattering would decrease with the reduction of the lattice vibration, which results from the temperature reduction. Since it is confirmed that there is fewer charged impurities associated with the impressively low D<sub>it</sub> values for our devices, the impact coming from impurity scattering can be assumed insignificant here. As a result, the  $\mu$  and the  $v_{sat}$  variation with temperature can be affirmed from the effect of photon scattering.<sup>[25]</sup>

#### 3. Conclusion

In summary, we fabricate  $MoS_2$  FETs with different channel lengths down to 90 nm employing a self-aligned GaN nanowire top-gate configuration. Due to the excellent interface quality between the top-gate and the  $MoS_2$  channel, our devices exhibit the superior electrical performance, such as the extremely



**Figure 5.** a) The transfer characteristics of our device measured with variable temperatures down to 77 K at  $V_{ds} = 1$  V. b) The changes of SS and  $V_{turn-on}$  with different temperatures. c) The changes of  $v_{drift}$  and the  $\mu$  with different temperatures.



high on/off current ratio, near-ideal SS, and low  $D_{\rm it}$ . In addition, we systematically investigate the short channel effect of these devices. The saturation velocity ( $v_{\rm sat}$ ) is found to be near  $1.4 \times 10^6$  cm s<sup>-1</sup> at room temperature, which is independent for the saturation of the sat

of the channel length, confirming the decisive role to the  $\mu$  in these short-channel devices. All these results can enable us to obtain a comprehensive understanding about the performance limits in these top-gated short-channel MoS<sub>2</sub> FETs and provide an enhanced fabrication scheme to achieve high-performance devices with the optimized interface.

#### 4. Experimental Section

SCIENCE NEWS \_\_\_\_\_\_ www.advancedsciencenews.com

*Materials*: The few-layer  $MoS_2$  flakes were mechanically exfoliated from  $MoS_2$  crystal purchased from SPI supplies using the scotch tape technology and then transferred onto Si/SiO<sub>2</sub> (300 nm thick thermally grown oxide) substrates. Also, GaN nanowires with different diameters were synthesized through the conventional CVD.

Device Fabrication and Measurements: The GaN nanowire was transferred onto the top surface of  $MoS_2$  by the physical assembly process. Then, methyl methacrylate (MMA) and polymethyl methacrylate (PMMA) were spin-coated on the substrate and the e-beam lithography was used to define the source, drain, and gate patterns. The Ni/Au (15 nm/50 nm) electrodes were deposited by thermal evaporation and the acetone was used to lift-off the patterns. After that, a thin metal layer (4/4 nm Ni/Au) was deposited onto the surface of  $MoS_2$  channel with the pattern created by the second lithographic process. The device was then finished with the final lift-off process. The transfer and output curves were all measured by the Lake Shore TTPX Probe Station and Agilent Semiconductor Parameter Analyzer at room temperature and low temperatures.

*AFM Characterization*: AFM imaging was obtained by Bruker Multimode 8 with Scan Assist-Air probe under peak force mode in the ambient condition.

## **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

#### Acknowledgements

This work was supported by the 973 grant of MOST (Grant No. 2013CBA01604), the grant of MOE (Grant No. 20120141110054), NSFC grant (Grant Nos. 61222402, 61474084, and 61574101), the grant of National Laboratory of Infrared Physics in Shanghai Institute of Technical Physics (Grant No. Z201402), and the Ten Thousand Talents Program for Young Talents.

Received: May 6, 2016 Revised: June 26, 2016 Published online: August 17, 2016

- [1] A. Dashora, U. Ahuja, K. Venugopalan, Comput. Mater. Sci. 2013, 69, 216.
- [2] R. S. Sundaram, M. Engel, A. Lombardo, R. Krupke, A. C. Ferrari, P. Avouris, M. Steiner, Nano Lett. 2013, 13, 1416.
- [3] Z. Y. Yin, H. Li, H. Li, L. Jiang, Y. M. Shi, Y. H. Sun, G. Lu, Q. Zhang, X. D. Chen, H. Zhang, ACS Nano 2012, 6, 74.

- [4] O. Lopez-Sanchez, D. Lembke, M. Kayci, A. Radenovic, A. Kis, Nat. Nanotechnol. 2013, 8, 497.
- [5] Z. Y. Yin, Z. Y. Zeng, J. Q. Liu, Q. Y. He, P. Chen, H. Zhang, Small 2013, 9, 727.
- [6] M. S. Choi, G. H. Lee, Y. J. Yu, D. Y. Lee, S. H. Lee, P. Kim, J. Hone, W. J. Yoo, Nat. Commun. 2013, 4, 7.
- [7] H. Wang, L. L. Yu, Y. H. Lee, Y. M. Shi, A. Hsu, M. L. Chin, L. J. Li, M. Dubey, J. Kong, T. Palacios, *Nano Lett.* **2012**, *12*, 4674.
- [8] B. Radisavljevic, M. B. Whitwick, A. Kis, ACS Nano 2011, 5, 9934.
- [9] M. K. Chen, H. Nam, S. Wi, G. Priessnitz, I. M. Gunawan, X. G. Liang, ACS Nano 2014, 8, 4023.
- [10] J. L. Wang, X. M. Zou, X. H. Xiao, L. Xu, C. L. Wang, C. Z. Jiang, J. C. Ho, T. Wang, J. C. Li, L. Liao, *Small* **2015**, *11*, 208.
- [11] K. F. Mak, C. Lee, J. Hone, J. Shan, T. F. Heinz, Phys. Rev. Lett. 2010, 105, 4.
- [12] A. Splendiani, L. Sun, Y. B. Zhang, T. S. Li, J. Kim, C. Y. Chim, G. Galli, F. Wang, *Nano Lett.* **2010**, *10*, 1271.
- [13] B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, A. Kis, Nat. Nanotechnol. 2011, 6, 147.
- [14] H. Liu, P. D. Ye, IEEE Electron Device Lett. 2012, 33, 546.
- [15] H. Liu, A. T. Neal, P. D. Ye, ACS Nano 2012, 6, 8563.
- [16] K. Kaasbjerg, K. S. Thygesen, K. W. Jacobsen, Phys. Rev. B 2012, 85, 16.
- [17] D. S. Tsai, K. K. Liu, D. H. Lien, M. L. Tsai, C. F. Kang, C. A. Lin, L. J. Li, J. H. He, ACS Nano 2013, 7, 3905.
- [18] X. M. Zou, J. L. Wang, C. H. Chiu, Y. Wu, X. H. Xiao, C. Z. Jiang, W. W. Wu, L. Q. Mai, T. S. Chen, J. C. Li, J. C. Ho, L. Liao, *Adv. Mater.* 2014, *26*, 6255.
- [19] Y. Yoon, K. Ganapathi, S. Salahuddin, Nano Lett. 2011, 11, 3768.
- [20] S. Bertolazzi, J. Brivio, A. Kis, ACS Nano 2011, 5, 9703.
- [21] J. L. Wang, S. L. Li, X. M. Zou, J. Ho, L. Liao, X. H. Xiao, C. Z. Jiang, W. D. Hu, J. L. Wang, J. C. Li, *Small* **2015**, *11*, 5932.
- [22] A. Azcatl, S. McDonnell, K. C. Santosh, X. Peng, H. Dong, X. Y. Qin, R. Addou, G. I. Mordi, N. Lu, J. Kim, M. J. Kim, K. Cho, R. M. Wallace, *Appl. Phys. Lett.* **2014**, *104*, 4.
- [23] F. Zhang, J. Appenzeller, Nano Lett. 2015, 15, 301.
- [24] W. J. Zhu, T. Low, Y. H. Lee, H. Wang, D. B. Farmer, J. Kong, F. N. Xia, P. Avouris, *Nat. Commun.* 2014, 5, 8.
- [25] X. F. Li, L. M. Yang, M. W. Si, S. C. Li, M. Q. Huang, P. D. Ye, Y. Q. Wu, Adv. Mater. 2015, 27, 1547.
- [26] H. Liu, M. W. Si, S. Najmaei, A. T. Neal, Y. C. Du, P. M. Ajayan, J. Lou, P. D. Ye, *Nano Lett.* **2013**, *13*, 2640.
- [27] R. Cheng, S. Jiang, Y. Chen, Y. Liu, N. Weiss, H. C. Cheng, H. Wu, Y. Huang, X. F. Duan, *Nat. Commun.* **2014**, *5*, 9.
- [28] L. Liao, J. W. Bai, R. Cheng, Y. C. Lin, S. Jiang, Y. Q. Qu, Y. Huang, X. F. Duan, *Nano Lett.* **2010**, *10*, 3952.
- [29] L. Liao, Y. C. Lin, M. Q. Bao, R. Cheng, J. W. Bai, Y. A. Liu, Y. Q. Qu, K. L. Wang, Y. Huang, X. F. Duan, *Nature* **2010**, *467*, 305.
- [30] S. L. Li, K. Wakabayashi, Y. Xu, S. Nakaharai, K. Komatsu, W. W. Li, Y. F. Lin, A. Aparecido-Ferreira, K. Tsukagoshi, *Nano Lett.* 2013, 13, 3546.
- [31] S. L. Li, K. Tsukagoshi, E. Orgiu, P. Samori, Chem. Soc. Rev. 2016, 45, 118.
- [32] K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, A. A. Firsov, *Science* **2004**, *306*, 666.
- [33] K. S. Novoselov, D. Jiang, F. Schedin, T. J. Booth, V. V. Khotkevich, S. V. Morozov, A. K. Geim, *Proc. Natl. Acad. Sci. USA* **2005**, *102*, 10451.
- [34] H. Amano, M. Kito, K. Hiramatsu, I. Akasaki, Jpn. J. Appl. Phys. 1989, 28, L2112.
- [35] O. Brandt, H. Yang, H. Kostial, K. H. Ploog, Appl. Phys. Lett. 1996, 69, 2707.
- [36] S. J. Pearton, C. B. Vartuli, J. C. Zolper, C. Yuan, R. A. Stall, Appl. Phys. Lett. 1995, 67, 1435.

#### FUNCTIONAL MATERIALS \_\_\_\_\_ www.afm-journal.de

- [37] J. C. Zolper, R. G. Wilson, S. J. Pearton, R. A. Stall, Appl. Phys. Lett. 1996, 68, 1945.
- [38] T. Chu, H. Ilatikhameneh, G. Klimeck, R. Rahman, Z. H. Chen, *Nano Lett.* 2015, 15, 8000.
- [39] M. J. Kumar, M. Siva, IEEE Trans. Electron Devices 2008, 55, 1554.
- [40] M. J. Deen, Z. X. Yan, IEEE Trans. Electron Devices 1990, 37, 1707.
- [41] M. J. Deen, Z. X. Yan, IEEE Trans. Electron Devices 1992, 39, 908.
- [42] Y. C. Du, H. Liu, Y. X. Deng, P. D. Ye, ACS Nano 2014, 8, 10035.
- [43] D. J. Late, B. Liu, H. Matte, V. P. Dravid, C. N. R. Rao, ACS Nano 2012, 6, 5635.
- [44] N. Haratipour, S. Namgung, S.-H. Oh, S. J. Koester, ACS Nano 2016, 10, 3791.
- [45] Y. Park, H. W. Baac, J. Heo, G. Yoo, Appl. Phys. Lett. 2016, 108, 083102.
- [46] G. Fiori, B. N. Szafranek, G. Iannaccone, D. Neumaier, Appl. Phys. Lett. 2013, 103, 4.
- [47] A. Javey, H. Kim, M. Brink, Q. Wang, A. Ural, J. Guo, P. McIntyre, P. McEuen, M. Lundstrom, H. J. Dai, *Nat. Mater.* 2002, *1*, 241.
- [48] Z. H. Yu, Y. M. Pan, Y. T. Shen, Z. L. Wang, Z. Y. Ong, T. Xu, R. Xin, L. J. Pan, B. G. Wang, L. T. Sun, J. L. Wang, G. Zhang, Y. W. Zhang, Y. Shi, X. R. Wang, *Nat. Commun.* **2014**, *5*, 7.